2017-11-03 18:28:30 +08:00
|
|
|
// SPDX-License-Identifier: GPL-2.0
|
2012-05-11 22:25:46 +08:00
|
|
|
/*
|
|
|
|
* ci.h - common structures, functions, and macros of the ChipIdea driver
|
|
|
|
*
|
|
|
|
* Copyright (C) 2008 Chipidea - MIPS Technologies, Inc. All rights reserved.
|
|
|
|
*
|
|
|
|
* Author: David Lopo
|
|
|
|
*/
|
|
|
|
|
|
|
|
#ifndef __DRIVERS_USB_CHIPIDEA_CI_H
|
|
|
|
#define __DRIVERS_USB_CHIPIDEA_CI_H
|
|
|
|
|
|
|
|
#include <linux/list.h>
|
2012-05-11 22:25:47 +08:00
|
|
|
#include <linux/irqreturn.h>
|
2012-05-11 22:25:54 +08:00
|
|
|
#include <linux/usb.h>
|
2012-05-11 22:25:46 +08:00
|
|
|
#include <linux/usb/gadget.h>
|
2014-04-23 15:56:44 +08:00
|
|
|
#include <linux/usb/otg-fsm.h>
|
2016-12-29 06:56:55 +08:00
|
|
|
#include <linux/usb/otg.h>
|
|
|
|
#include <linux/ulpi/interface.h>
|
2012-05-11 22:25:46 +08:00
|
|
|
|
|
|
|
/******************************************************************************
|
|
|
|
* DEFINE
|
|
|
|
*****************************************************************************/
|
2013-03-30 18:54:10 +08:00
|
|
|
#define TD_PAGE_COUNT 5
|
2013-06-24 19:46:36 +08:00
|
|
|
#define CI_HDRC_PAGE_SIZE 4096ul /* page size for TD's */
|
2012-05-11 22:25:46 +08:00
|
|
|
#define ENDPT_MAX 32
|
|
|
|
|
2014-01-06 10:10:38 +08:00
|
|
|
/******************************************************************************
|
|
|
|
* REGISTERS
|
|
|
|
*****************************************************************************/
|
2015-02-11 12:44:54 +08:00
|
|
|
/* Identification Registers */
|
|
|
|
#define ID_ID 0x0
|
|
|
|
#define ID_HWGENERAL 0x4
|
|
|
|
#define ID_HWHOST 0x8
|
|
|
|
#define ID_HWDEVICE 0xc
|
|
|
|
#define ID_HWTXBUF 0x10
|
|
|
|
#define ID_HWRXBUF 0x14
|
|
|
|
#define ID_SBUSCFG 0x90
|
|
|
|
|
2014-01-06 10:10:38 +08:00
|
|
|
/* register indices */
|
|
|
|
enum ci_hw_regs {
|
|
|
|
CAP_CAPLENGTH,
|
|
|
|
CAP_HCCPARAMS,
|
|
|
|
CAP_DCCPARAMS,
|
|
|
|
CAP_TESTMODE,
|
|
|
|
CAP_LAST = CAP_TESTMODE,
|
|
|
|
OP_USBCMD,
|
|
|
|
OP_USBSTS,
|
|
|
|
OP_USBINTR,
|
|
|
|
OP_DEVICEADDR,
|
|
|
|
OP_ENDPTLISTADDR,
|
usb: chipidea: add ttctrl.ttha control interface
The register of ttctrl.ttha describes like below:
- Internal TT Hub Address Representation
- RW
- Default = 0000000b
This field is used to match against the Hub Address field in QH & siTD
to determine if the packet is routed to the internal TT for directly
attached FS/LS devices. If the Hub Address in the QH or siTD does not
match this address then the packet will be broadcast on the High Speed
ports destined for a downstream High Speed hub with the address in the QH/siTD.
In silicon RTL, this entry only affects QH and siTD, and the hub.addr at
both QH and siTD are 0 in ehci core for chipidea (with hcd->has_tt = 1).
So, for QH, if the "usage_tt" flag at RTL is 0, set CI_HDRC_SET_NON_ZERO_TTHA
will not affect QH (with non-hs device); for siTD, set this flag
will change remaining space requirement for the last transaction from 1023
bytes to 188 bytes, it can increase the number of transactions within one
frame, ehci periodic schedule code will not queue the packet if the frame space
is full, so it is safe to set this flag for siTD.
With this flag, it can fix the problem Alan Stern reported below:
http://www.spinics.net/lists/linux-usb/msg123125.html
And may fix Michael Tessier's problem too.
http://www.spinics.net/lists/linux-usb/msg118679.html
CC: stern@rowland.harvard.edu
CC: michael.tessier@axiontech.ca
Signed-off-by: Peter Chen <peter.chen@freescale.com>
2015-06-18 11:51:53 +08:00
|
|
|
OP_TTCTRL,
|
2015-03-17 17:32:45 +08:00
|
|
|
OP_BURSTSIZE,
|
2016-12-29 06:56:55 +08:00
|
|
|
OP_ULPI_VIEWPORT,
|
2014-01-06 10:10:38 +08:00
|
|
|
OP_PORTSC,
|
|
|
|
OP_DEVLC,
|
|
|
|
OP_OTGSC,
|
|
|
|
OP_USBMODE,
|
|
|
|
OP_ENDPTSETUPSTAT,
|
|
|
|
OP_ENDPTPRIME,
|
|
|
|
OP_ENDPTFLUSH,
|
|
|
|
OP_ENDPTSTAT,
|
|
|
|
OP_ENDPTCOMPLETE,
|
|
|
|
OP_ENDPTCTRL,
|
|
|
|
/* endptctrl1..15 follow */
|
|
|
|
OP_LAST = OP_ENDPTCTRL + ENDPT_MAX / 2,
|
|
|
|
};
|
|
|
|
|
2012-05-11 22:25:46 +08:00
|
|
|
/******************************************************************************
|
|
|
|
* STRUCTURES
|
|
|
|
*****************************************************************************/
|
2012-05-11 22:25:49 +08:00
|
|
|
/**
|
2013-06-24 19:46:36 +08:00
|
|
|
* struct ci_hw_ep - endpoint representation
|
2012-05-11 22:25:49 +08:00
|
|
|
* @ep: endpoint structure for gadget drivers
|
|
|
|
* @dir: endpoint direction (TX/RX)
|
|
|
|
* @num: endpoint number
|
|
|
|
* @type: endpoint type
|
|
|
|
* @name: string description of the endpoint
|
|
|
|
* @qh: queue head for this endpoint
|
|
|
|
* @wedge: is the endpoint wedged
|
2012-07-07 22:56:40 +08:00
|
|
|
* @ci: pointer to the controller
|
2012-05-11 22:25:49 +08:00
|
|
|
* @lock: pointer to controller's spinlock
|
|
|
|
* @td_pool: pointer to controller's TD pool
|
|
|
|
*/
|
2013-06-24 19:46:36 +08:00
|
|
|
struct ci_hw_ep {
|
2012-05-11 22:25:49 +08:00
|
|
|
struct usb_ep ep;
|
|
|
|
u8 dir;
|
|
|
|
u8 num;
|
|
|
|
u8 type;
|
|
|
|
char name[16];
|
2012-05-11 22:25:46 +08:00
|
|
|
struct {
|
2012-05-11 22:25:49 +08:00
|
|
|
struct list_head queue;
|
2013-06-24 19:46:36 +08:00
|
|
|
struct ci_hw_qh *ptr;
|
2012-05-11 22:25:49 +08:00
|
|
|
dma_addr_t dma;
|
|
|
|
} qh;
|
|
|
|
int wedge;
|
2012-05-11 22:25:46 +08:00
|
|
|
|
|
|
|
/* global resources */
|
2013-06-24 19:46:36 +08:00
|
|
|
struct ci_hdrc *ci;
|
2012-05-11 22:25:49 +08:00
|
|
|
spinlock_t *lock;
|
|
|
|
struct dma_pool *td_pool;
|
2013-06-13 22:59:54 +08:00
|
|
|
struct td_node *pending_td;
|
2012-05-11 22:25:46 +08:00
|
|
|
};
|
|
|
|
|
2012-05-11 22:25:47 +08:00
|
|
|
enum ci_role {
|
|
|
|
CI_ROLE_HOST = 0,
|
|
|
|
CI_ROLE_GADGET,
|
|
|
|
CI_ROLE_END,
|
|
|
|
};
|
|
|
|
|
2015-02-11 12:44:55 +08:00
|
|
|
enum ci_revision {
|
|
|
|
CI_REVISION_1X = 10, /* Revision 1.x */
|
|
|
|
CI_REVISION_20 = 20, /* Revision 2.0 */
|
|
|
|
CI_REVISION_21, /* Revision 2.1 */
|
|
|
|
CI_REVISION_22, /* Revision 2.2 */
|
|
|
|
CI_REVISION_23, /* Revision 2.3 */
|
|
|
|
CI_REVISION_24, /* Revision 2.4 */
|
|
|
|
CI_REVISION_25, /* Revision 2.5 */
|
|
|
|
CI_REVISION_25_PLUS, /* Revision above than 2.5 */
|
|
|
|
CI_REVISION_UNKNOWN = 99, /* Unknown Revision */
|
|
|
|
};
|
|
|
|
|
2012-05-11 22:25:47 +08:00
|
|
|
/**
|
|
|
|
* struct ci_role_driver - host/gadget role driver
|
2014-09-22 08:14:17 +08:00
|
|
|
* @start: start this role
|
|
|
|
* @stop: stop this role
|
|
|
|
* @irq: irq handler for this role
|
|
|
|
* @name: role name string (host/gadget)
|
2012-05-11 22:25:47 +08:00
|
|
|
*/
|
|
|
|
struct ci_role_driver {
|
2013-06-24 19:46:36 +08:00
|
|
|
int (*start)(struct ci_hdrc *);
|
|
|
|
void (*stop)(struct ci_hdrc *);
|
|
|
|
irqreturn_t (*irq)(struct ci_hdrc *);
|
2012-05-11 22:25:47 +08:00
|
|
|
const char *name;
|
|
|
|
};
|
|
|
|
|
2012-05-11 22:25:49 +08:00
|
|
|
/**
|
|
|
|
* struct hw_bank - hardware register mapping representation
|
|
|
|
* @lpm: set if the device is LPM capable
|
2012-05-11 22:25:54 +08:00
|
|
|
* @phys: physical address of the controller's registers
|
2012-05-11 22:25:49 +08:00
|
|
|
* @abs: absolute address of the beginning of register window
|
|
|
|
* @cap: capability registers
|
|
|
|
* @op: operational registers
|
|
|
|
* @size: size of the register window
|
|
|
|
* @regmap: register lookup table
|
|
|
|
*/
|
2012-05-11 22:25:46 +08:00
|
|
|
struct hw_bank {
|
2012-05-11 22:25:49 +08:00
|
|
|
unsigned lpm;
|
2012-05-11 22:25:54 +08:00
|
|
|
resource_size_t phys;
|
2012-05-11 22:25:49 +08:00
|
|
|
void __iomem *abs;
|
|
|
|
void __iomem *cap;
|
|
|
|
void __iomem *op;
|
|
|
|
size_t size;
|
2014-01-06 10:10:38 +08:00
|
|
|
void __iomem *regmap[OP_LAST + 1];
|
2012-05-11 22:25:46 +08:00
|
|
|
};
|
|
|
|
|
2012-05-11 22:25:49 +08:00
|
|
|
/**
|
2013-06-24 19:46:36 +08:00
|
|
|
* struct ci_hdrc - chipidea device representation
|
2012-05-11 22:25:49 +08:00
|
|
|
* @dev: pointer to parent device
|
|
|
|
* @lock: access synchronization
|
|
|
|
* @hw_bank: hardware register mapping
|
|
|
|
* @irq: IRQ number
|
|
|
|
* @roles: array of supported roles for this controller
|
|
|
|
* @role: current role
|
|
|
|
* @is_otg: if the device is otg-capable
|
2014-04-23 15:56:44 +08:00
|
|
|
* @fsm: otg finite state machine
|
2015-03-20 16:28:06 +08:00
|
|
|
* @otg_fsm_hrtimer: hrtimer for otg fsm timers
|
|
|
|
* @hr_timeouts: time out list for active otg fsm timers
|
|
|
|
* @enabled_otg_timer_bits: bits of enabled otg timers
|
|
|
|
* @next_otg_timer: next nearest enabled timer to be expired
|
2012-05-11 22:25:49 +08:00
|
|
|
* @work: work for role changing
|
|
|
|
* @wq: workqueue thread
|
|
|
|
* @qh_pool: allocation pool for queue heads
|
|
|
|
* @td_pool: allocation pool for transfer descriptors
|
|
|
|
* @gadget: device side representation for peripheral controller
|
|
|
|
* @driver: gadget driver
|
2017-03-07 10:35:01 +08:00
|
|
|
* @resume_state: save the state of gadget suspend from
|
2012-05-11 22:25:49 +08:00
|
|
|
* @hw_ep_max: total number of endpoints supported by hardware
|
2013-06-24 19:46:36 +08:00
|
|
|
* @ci_hw_ep: array of endpoints
|
2012-05-11 22:25:49 +08:00
|
|
|
* @ep0_dir: ep0 direction
|
|
|
|
* @ep0out: pointer to ep0 OUT endpoint
|
|
|
|
* @ep0in: pointer to ep0 IN endpoint
|
|
|
|
* @status: ep0 status request
|
|
|
|
* @setaddr: if we should set the address on status completion
|
|
|
|
* @address: usb address received from the host
|
|
|
|
* @remote_wakeup: host-enabled remote wakeup
|
|
|
|
* @suspended: suspended by host
|
|
|
|
* @test_mode: the selected test mode
|
2012-06-29 17:48:53 +08:00
|
|
|
* @platdata: platform specific information supplied by parent device
|
2012-05-11 22:25:49 +08:00
|
|
|
* @vbus_active: is VBUS active
|
2016-12-29 06:56:55 +08:00
|
|
|
* @ulpi: pointer to ULPI device, if any
|
|
|
|
* @ulpi_ops: ULPI read/write ops for this device
|
2014-10-31 01:41:19 +08:00
|
|
|
* @phy: pointer to PHY, if any
|
|
|
|
* @usb_phy: pointer to USB PHY, if any and if using the USB PHY framework
|
2012-05-11 22:25:54 +08:00
|
|
|
* @hcd: pointer to usb_hcd for ehci host driver
|
2013-03-30 18:53:51 +08:00
|
|
|
* @debugfs: root dentry for this controller in debugfs
|
2013-08-14 17:44:11 +08:00
|
|
|
* @id_event: indicates there is an id event, and handled at ci_otg_work
|
|
|
|
* @b_sess_valid_event: indicates there is a vbus event, and handled
|
|
|
|
* at ci_otg_work
|
2014-01-10 13:51:27 +08:00
|
|
|
* @imx28_write_fix: Freescale imx28 needs swp instruction for writing
|
2015-02-11 12:44:45 +08:00
|
|
|
* @supports_runtime_pm: if runtime pm is supported
|
|
|
|
* @in_lpm: if the core in low power mode
|
|
|
|
* @wakeup_int: if wakeup interrupt occur
|
2015-02-11 12:44:55 +08:00
|
|
|
* @rev: The revision number for controller
|
2012-05-11 22:25:49 +08:00
|
|
|
*/
|
2013-06-24 19:46:36 +08:00
|
|
|
struct ci_hdrc {
|
2012-05-11 22:25:49 +08:00
|
|
|
struct device *dev;
|
|
|
|
spinlock_t lock;
|
|
|
|
struct hw_bank hw_bank;
|
|
|
|
int irq;
|
|
|
|
struct ci_role_driver *roles[CI_ROLE_END];
|
|
|
|
enum ci_role role;
|
|
|
|
bool is_otg;
|
2014-10-31 01:41:16 +08:00
|
|
|
struct usb_otg otg;
|
2014-04-23 15:56:44 +08:00
|
|
|
struct otg_fsm fsm;
|
2015-03-20 16:28:06 +08:00
|
|
|
struct hrtimer otg_fsm_hrtimer;
|
|
|
|
ktime_t hr_timeouts[NUM_OTG_FSM_TIMERS];
|
|
|
|
unsigned enabled_otg_timer_bits;
|
|
|
|
enum otg_fsm_timer next_otg_timer;
|
2012-05-11 22:25:49 +08:00
|
|
|
struct work_struct work;
|
|
|
|
struct workqueue_struct *wq;
|
|
|
|
|
|
|
|
struct dma_pool *qh_pool;
|
|
|
|
struct dma_pool *td_pool;
|
|
|
|
|
|
|
|
struct usb_gadget gadget;
|
|
|
|
struct usb_gadget_driver *driver;
|
2017-03-07 10:35:01 +08:00
|
|
|
enum usb_device_state resume_state;
|
2012-05-11 22:25:49 +08:00
|
|
|
unsigned hw_ep_max;
|
2013-06-24 19:46:36 +08:00
|
|
|
struct ci_hw_ep ci_hw_ep[ENDPT_MAX];
|
2012-05-11 22:25:49 +08:00
|
|
|
u32 ep0_dir;
|
2013-06-24 19:46:36 +08:00
|
|
|
struct ci_hw_ep *ep0out, *ep0in;
|
2012-05-11 22:25:49 +08:00
|
|
|
|
|
|
|
struct usb_request *status;
|
|
|
|
bool setaddr;
|
|
|
|
u8 address;
|
|
|
|
u8 remote_wakeup;
|
|
|
|
u8 suspended;
|
|
|
|
u8 test_mode;
|
|
|
|
|
2013-06-24 19:46:36 +08:00
|
|
|
struct ci_hdrc_platform_data *platdata;
|
2012-05-11 22:25:49 +08:00
|
|
|
int vbus_active;
|
2016-12-29 06:56:55 +08:00
|
|
|
struct ulpi *ulpi;
|
|
|
|
struct ulpi_ops ulpi_ops;
|
2014-10-31 01:41:19 +08:00
|
|
|
struct phy *phy;
|
|
|
|
/* old usb_phy interface */
|
2014-10-31 01:41:16 +08:00
|
|
|
struct usb_phy *usb_phy;
|
2012-05-11 22:25:54 +08:00
|
|
|
struct usb_hcd *hcd;
|
2013-03-30 18:53:51 +08:00
|
|
|
struct dentry *debugfs;
|
2013-08-14 17:44:11 +08:00
|
|
|
bool id_event;
|
|
|
|
bool b_sess_valid_event;
|
2014-01-10 13:51:27 +08:00
|
|
|
bool imx28_write_fix;
|
2015-02-11 12:44:45 +08:00
|
|
|
bool supports_runtime_pm;
|
|
|
|
bool in_lpm;
|
|
|
|
bool wakeup_int;
|
2015-02-11 12:44:55 +08:00
|
|
|
enum ci_revision rev;
|
2012-05-11 22:25:46 +08:00
|
|
|
};
|
|
|
|
|
2013-06-24 19:46:36 +08:00
|
|
|
static inline struct ci_role_driver *ci_role(struct ci_hdrc *ci)
|
2012-05-11 22:25:47 +08:00
|
|
|
{
|
|
|
|
BUG_ON(ci->role >= CI_ROLE_END || !ci->roles[ci->role]);
|
|
|
|
return ci->roles[ci->role];
|
|
|
|
}
|
|
|
|
|
2013-06-24 19:46:36 +08:00
|
|
|
static inline int ci_role_start(struct ci_hdrc *ci, enum ci_role role)
|
2012-05-11 22:25:47 +08:00
|
|
|
{
|
|
|
|
int ret;
|
|
|
|
|
|
|
|
if (role >= CI_ROLE_END)
|
|
|
|
return -EINVAL;
|
|
|
|
|
|
|
|
if (!ci->roles[role])
|
|
|
|
return -ENXIO;
|
|
|
|
|
|
|
|
ret = ci->roles[role]->start(ci);
|
|
|
|
if (!ret)
|
|
|
|
ci->role = role;
|
|
|
|
return ret;
|
|
|
|
}
|
|
|
|
|
2013-06-24 19:46:36 +08:00
|
|
|
static inline void ci_role_stop(struct ci_hdrc *ci)
|
2012-05-11 22:25:47 +08:00
|
|
|
{
|
|
|
|
enum ci_role role = ci->role;
|
|
|
|
|
|
|
|
if (role == CI_ROLE_END)
|
|
|
|
return;
|
|
|
|
|
|
|
|
ci->role = CI_ROLE_END;
|
|
|
|
|
|
|
|
ci->roles[role]->stop(ci);
|
|
|
|
}
|
|
|
|
|
2015-02-11 12:44:54 +08:00
|
|
|
/**
|
|
|
|
* hw_read_id_reg: reads from a identification register
|
|
|
|
* @ci: the controller
|
|
|
|
* @offset: offset from the beginning of identification registers region
|
|
|
|
* @mask: bitfield mask
|
|
|
|
*
|
|
|
|
* This function returns register contents
|
|
|
|
*/
|
|
|
|
static inline u32 hw_read_id_reg(struct ci_hdrc *ci, u32 offset, u32 mask)
|
|
|
|
{
|
|
|
|
return ioread32(ci->hw_bank.abs + offset) & mask;
|
|
|
|
}
|
|
|
|
|
|
|
|
/**
|
|
|
|
* hw_write_id_reg: writes to a identification register
|
|
|
|
* @ci: the controller
|
|
|
|
* @offset: offset from the beginning of identification registers region
|
|
|
|
* @mask: bitfield mask
|
|
|
|
* @data: new value
|
|
|
|
*/
|
|
|
|
static inline void hw_write_id_reg(struct ci_hdrc *ci, u32 offset,
|
|
|
|
u32 mask, u32 data)
|
|
|
|
{
|
|
|
|
if (~mask)
|
|
|
|
data = (ioread32(ci->hw_bank.abs + offset) & ~mask)
|
|
|
|
| (data & mask);
|
|
|
|
|
|
|
|
iowrite32(data, ci->hw_bank.abs + offset);
|
|
|
|
}
|
|
|
|
|
2012-05-11 22:25:46 +08:00
|
|
|
/**
|
|
|
|
* hw_read: reads from a hw register
|
2014-09-22 08:14:17 +08:00
|
|
|
* @ci: the controller
|
2012-05-11 22:25:46 +08:00
|
|
|
* @reg: register index
|
|
|
|
* @mask: bitfield mask
|
|
|
|
*
|
|
|
|
* This function returns register contents
|
|
|
|
*/
|
2013-06-24 19:46:36 +08:00
|
|
|
static inline u32 hw_read(struct ci_hdrc *ci, enum ci_hw_regs reg, u32 mask)
|
2012-05-11 22:25:46 +08:00
|
|
|
{
|
2012-07-07 22:56:40 +08:00
|
|
|
return ioread32(ci->hw_bank.regmap[reg]) & mask;
|
2012-05-11 22:25:46 +08:00
|
|
|
}
|
|
|
|
|
2014-01-10 13:51:27 +08:00
|
|
|
#ifdef CONFIG_SOC_IMX28
|
|
|
|
static inline void imx28_ci_writel(u32 val, volatile void __iomem *addr)
|
|
|
|
{
|
|
|
|
__asm__ ("swp %0, %0, [%1]" : : "r"(val), "r"(addr));
|
|
|
|
}
|
|
|
|
#else
|
|
|
|
static inline void imx28_ci_writel(u32 val, volatile void __iomem *addr)
|
|
|
|
{
|
|
|
|
}
|
|
|
|
#endif
|
|
|
|
|
|
|
|
static inline void __hw_write(struct ci_hdrc *ci, u32 val,
|
|
|
|
void __iomem *addr)
|
|
|
|
{
|
|
|
|
if (ci->imx28_write_fix)
|
|
|
|
imx28_ci_writel(val, addr);
|
|
|
|
else
|
|
|
|
iowrite32(val, addr);
|
|
|
|
}
|
|
|
|
|
2012-05-11 22:25:46 +08:00
|
|
|
/**
|
|
|
|
* hw_write: writes to a hw register
|
2014-09-22 08:14:17 +08:00
|
|
|
* @ci: the controller
|
2012-05-11 22:25:46 +08:00
|
|
|
* @reg: register index
|
|
|
|
* @mask: bitfield mask
|
|
|
|
* @data: new value
|
|
|
|
*/
|
2013-06-24 19:46:36 +08:00
|
|
|
static inline void hw_write(struct ci_hdrc *ci, enum ci_hw_regs reg,
|
2012-05-11 22:25:46 +08:00
|
|
|
u32 mask, u32 data)
|
|
|
|
{
|
|
|
|
if (~mask)
|
2012-07-07 22:56:40 +08:00
|
|
|
data = (ioread32(ci->hw_bank.regmap[reg]) & ~mask)
|
2012-05-11 22:25:46 +08:00
|
|
|
| (data & mask);
|
|
|
|
|
2014-01-10 13:51:27 +08:00
|
|
|
__hw_write(ci, data, ci->hw_bank.regmap[reg]);
|
2012-05-11 22:25:46 +08:00
|
|
|
}
|
|
|
|
|
|
|
|
/**
|
|
|
|
* hw_test_and_clear: tests & clears a hw register
|
2014-09-22 08:14:17 +08:00
|
|
|
* @ci: the controller
|
2012-05-11 22:25:46 +08:00
|
|
|
* @reg: register index
|
|
|
|
* @mask: bitfield mask
|
|
|
|
*
|
|
|
|
* This function returns register contents
|
|
|
|
*/
|
2013-06-24 19:46:36 +08:00
|
|
|
static inline u32 hw_test_and_clear(struct ci_hdrc *ci, enum ci_hw_regs reg,
|
2012-05-11 22:25:46 +08:00
|
|
|
u32 mask)
|
|
|
|
{
|
2012-07-07 22:56:40 +08:00
|
|
|
u32 val = ioread32(ci->hw_bank.regmap[reg]) & mask;
|
2012-05-11 22:25:46 +08:00
|
|
|
|
2014-01-10 13:51:27 +08:00
|
|
|
__hw_write(ci, val, ci->hw_bank.regmap[reg]);
|
2012-05-11 22:25:46 +08:00
|
|
|
return val;
|
|
|
|
}
|
|
|
|
|
|
|
|
/**
|
|
|
|
* hw_test_and_write: tests & writes a hw register
|
2014-09-22 08:14:17 +08:00
|
|
|
* @ci: the controller
|
2012-05-11 22:25:46 +08:00
|
|
|
* @reg: register index
|
|
|
|
* @mask: bitfield mask
|
|
|
|
* @data: new value
|
|
|
|
*
|
|
|
|
* This function returns register contents
|
|
|
|
*/
|
2013-06-24 19:46:36 +08:00
|
|
|
static inline u32 hw_test_and_write(struct ci_hdrc *ci, enum ci_hw_regs reg,
|
2012-05-11 22:25:46 +08:00
|
|
|
u32 mask, u32 data)
|
|
|
|
{
|
2012-07-07 22:56:40 +08:00
|
|
|
u32 val = hw_read(ci, reg, ~0);
|
2012-05-11 22:25:46 +08:00
|
|
|
|
2012-07-07 22:56:40 +08:00
|
|
|
hw_write(ci, reg, mask, data);
|
2013-03-30 18:53:55 +08:00
|
|
|
return (val & mask) >> __ffs(mask);
|
2012-05-11 22:25:46 +08:00
|
|
|
}
|
|
|
|
|
2014-04-23 15:56:44 +08:00
|
|
|
/**
|
|
|
|
* ci_otg_is_fsm_mode: runtime check if otg controller
|
|
|
|
* is in otg fsm mode.
|
2014-09-22 08:14:17 +08:00
|
|
|
*
|
|
|
|
* @ci: chipidea device
|
2014-04-23 15:56:44 +08:00
|
|
|
*/
|
|
|
|
static inline bool ci_otg_is_fsm_mode(struct ci_hdrc *ci)
|
|
|
|
{
|
|
|
|
#ifdef CONFIG_USB_OTG_FSM
|
2015-07-09 15:18:46 +08:00
|
|
|
struct usb_otg_caps *otg_caps = &ci->platdata->ci_otg_caps;
|
|
|
|
|
2014-04-23 15:56:44 +08:00
|
|
|
return ci->is_otg && ci->roles[CI_ROLE_HOST] &&
|
2015-07-09 15:18:46 +08:00
|
|
|
ci->roles[CI_ROLE_GADGET] && (otg_caps->srp_support ||
|
|
|
|
otg_caps->hnp_support || otg_caps->adp_support);
|
2014-04-23 15:56:44 +08:00
|
|
|
#else
|
|
|
|
return false;
|
|
|
|
#endif
|
|
|
|
}
|
|
|
|
|
2016-12-29 06:56:55 +08:00
|
|
|
int ci_ulpi_init(struct ci_hdrc *ci);
|
|
|
|
void ci_ulpi_exit(struct ci_hdrc *ci);
|
|
|
|
int ci_ulpi_resume(struct ci_hdrc *ci);
|
|
|
|
|
2014-04-23 15:56:39 +08:00
|
|
|
u32 hw_read_intr_enable(struct ci_hdrc *ci);
|
|
|
|
|
|
|
|
u32 hw_read_intr_status(struct ci_hdrc *ci);
|
|
|
|
|
2014-11-26 13:44:33 +08:00
|
|
|
int hw_device_reset(struct ci_hdrc *ci);
|
2012-05-11 22:25:46 +08:00
|
|
|
|
2013-06-24 19:46:36 +08:00
|
|
|
int hw_port_test_set(struct ci_hdrc *ci, u8 mode);
|
2012-05-11 22:25:46 +08:00
|
|
|
|
2013-06-24 19:46:36 +08:00
|
|
|
u8 hw_port_test_get(struct ci_hdrc *ci);
|
2012-05-11 22:25:46 +08:00
|
|
|
|
2016-12-29 06:56:55 +08:00
|
|
|
void hw_phymode_configure(struct ci_hdrc *ci);
|
|
|
|
|
2015-03-17 10:40:50 +08:00
|
|
|
void ci_platform_configure(struct ci_hdrc *ci);
|
|
|
|
|
2018-05-29 23:30:58 +08:00
|
|
|
void dbg_create_files(struct ci_hdrc *ci);
|
2015-10-23 10:33:58 +08:00
|
|
|
|
|
|
|
void dbg_remove_files(struct ci_hdrc *ci);
|
2012-05-11 22:25:46 +08:00
|
|
|
#endif /* __DRIVERS_USB_CHIPIDEA_CI_H */
|