2018-09-07 09:52:28 +08:00
|
|
|
/* SPDX-License-Identifier: GPL-2.0+
|
|
|
|
*
|
2014-09-05 18:23:48 +08:00
|
|
|
* Copyright (C) 2014 Renesas Electronics Corporation
|
|
|
|
* Copyright 2013 Ideas On Board SPRL
|
|
|
|
*/
|
|
|
|
|
|
|
|
#ifndef __DT_BINDINGS_CLOCK_R8A7794_H__
|
|
|
|
#define __DT_BINDINGS_CLOCK_R8A7794_H__
|
|
|
|
|
|
|
|
/* CPG */
|
|
|
|
#define R8A7794_CLK_MAIN 0
|
|
|
|
#define R8A7794_CLK_PLL0 1
|
|
|
|
#define R8A7794_CLK_PLL1 2
|
|
|
|
#define R8A7794_CLK_PLL3 3
|
|
|
|
#define R8A7794_CLK_LB 4
|
|
|
|
#define R8A7794_CLK_QSPI 5
|
|
|
|
#define R8A7794_CLK_SDH 6
|
|
|
|
#define R8A7794_CLK_SD0 7
|
2016-10-30 05:31:27 +08:00
|
|
|
#define R8A7794_CLK_RCAN 8
|
2014-09-05 18:23:48 +08:00
|
|
|
|
|
|
|
/* MSTP0 */
|
|
|
|
#define R8A7794_CLK_MSIOF0 0
|
|
|
|
|
|
|
|
/* MSTP1 */
|
2014-11-12 16:55:57 +08:00
|
|
|
#define R8A7794_CLK_VCP0 1
|
|
|
|
#define R8A7794_CLK_VPC0 3
|
2014-09-05 18:23:48 +08:00
|
|
|
#define R8A7794_CLK_TMU1 11
|
2014-11-12 16:55:56 +08:00
|
|
|
#define R8A7794_CLK_3DG 12
|
2014-11-12 16:55:57 +08:00
|
|
|
#define R8A7794_CLK_2DDMAC 15
|
|
|
|
#define R8A7794_CLK_FDP1_0 19
|
2014-09-05 18:23:48 +08:00
|
|
|
#define R8A7794_CLK_TMU3 21
|
|
|
|
#define R8A7794_CLK_TMU2 22
|
|
|
|
#define R8A7794_CLK_CMT0 24
|
|
|
|
#define R8A7794_CLK_TMU0 25
|
2014-11-12 16:55:57 +08:00
|
|
|
#define R8A7794_CLK_VSP1_DU0 28
|
|
|
|
#define R8A7794_CLK_VSP1_S 31
|
2014-09-05 18:23:48 +08:00
|
|
|
|
|
|
|
/* MSTP2 */
|
|
|
|
#define R8A7794_CLK_SCIFA2 2
|
|
|
|
#define R8A7794_CLK_SCIFA1 3
|
|
|
|
#define R8A7794_CLK_SCIFA0 4
|
|
|
|
#define R8A7794_CLK_MSIOF2 5
|
|
|
|
#define R8A7794_CLK_SCIFB0 6
|
|
|
|
#define R8A7794_CLK_SCIFB1 7
|
|
|
|
#define R8A7794_CLK_MSIOF1 8
|
|
|
|
#define R8A7794_CLK_SCIFB2 16
|
2014-12-10 09:21:12 +08:00
|
|
|
#define R8A7794_CLK_SYS_DMAC1 18
|
|
|
|
#define R8A7794_CLK_SYS_DMAC0 19
|
2014-09-05 18:23:48 +08:00
|
|
|
|
|
|
|
/* MSTP3 */
|
2014-05-23 10:37:45 +08:00
|
|
|
#define R8A7794_CLK_SDHI2 11
|
|
|
|
#define R8A7794_CLK_SDHI1 12
|
|
|
|
#define R8A7794_CLK_SDHI0 14
|
2014-05-27 09:39:26 +08:00
|
|
|
#define R8A7794_CLK_MMCIF0 15
|
2016-03-17 15:33:10 +08:00
|
|
|
#define R8A7794_CLK_IIC0 18
|
|
|
|
#define R8A7794_CLK_IIC1 23
|
2014-09-05 18:23:48 +08:00
|
|
|
#define R8A7794_CLK_CMT1 29
|
2014-12-08 08:54:36 +08:00
|
|
|
#define R8A7794_CLK_USBDMAC0 30
|
|
|
|
#define R8A7794_CLK_USBDMAC1 31
|
2014-09-05 18:23:48 +08:00
|
|
|
|
2015-03-19 02:56:01 +08:00
|
|
|
/* MSTP4 */
|
|
|
|
#define R8A7794_CLK_IRQC 7
|
2017-03-07 00:58:11 +08:00
|
|
|
#define R8A7794_CLK_INTC_SYS 8
|
2015-03-19 02:56:01 +08:00
|
|
|
|
2014-09-05 18:23:48 +08:00
|
|
|
/* MSTP5 */
|
2016-07-28 04:59:59 +08:00
|
|
|
#define R8A7794_CLK_AUDIO_DMAC0 2
|
2014-09-05 18:23:48 +08:00
|
|
|
#define R8A7794_CLK_PWM 23
|
|
|
|
|
|
|
|
/* MSTP7 */
|
2014-12-05 11:01:12 +08:00
|
|
|
#define R8A7794_CLK_EHCI 3
|
|
|
|
#define R8A7794_CLK_HSUSB 4
|
2014-09-05 18:23:48 +08:00
|
|
|
#define R8A7794_CLK_HSCIF2 13
|
|
|
|
#define R8A7794_CLK_SCIF5 14
|
|
|
|
#define R8A7794_CLK_SCIF4 15
|
|
|
|
#define R8A7794_CLK_HSCIF1 16
|
|
|
|
#define R8A7794_CLK_HSCIF0 17
|
|
|
|
#define R8A7794_CLK_SCIF3 18
|
|
|
|
#define R8A7794_CLK_SCIF2 19
|
|
|
|
#define R8A7794_CLK_SCIF1 20
|
|
|
|
#define R8A7794_CLK_SCIF0 21
|
2017-03-28 18:45:30 +08:00
|
|
|
#define R8A7794_CLK_DU1 23
|
2015-11-16 16:57:11 +08:00
|
|
|
#define R8A7794_CLK_DU0 24
|
2014-09-05 18:23:48 +08:00
|
|
|
|
|
|
|
/* MSTP8 */
|
2014-10-30 13:58:55 +08:00
|
|
|
#define R8A7794_CLK_VIN1 10
|
|
|
|
#define R8A7794_CLK_VIN0 11
|
2016-02-18 04:43:41 +08:00
|
|
|
#define R8A7794_CLK_ETHERAVB 12
|
2014-09-05 18:23:48 +08:00
|
|
|
#define R8A7794_CLK_ETHER 13
|
|
|
|
|
|
|
|
/* MSTP9 */
|
|
|
|
#define R8A7794_CLK_GPIO6 5
|
|
|
|
#define R8A7794_CLK_GPIO5 7
|
|
|
|
#define R8A7794_CLK_GPIO4 8
|
|
|
|
#define R8A7794_CLK_GPIO3 9
|
|
|
|
#define R8A7794_CLK_GPIO2 10
|
|
|
|
#define R8A7794_CLK_GPIO1 11
|
|
|
|
#define R8A7794_CLK_GPIO0 12
|
2016-03-15 08:26:33 +08:00
|
|
|
#define R8A7794_CLK_RCAN1 15
|
|
|
|
#define R8A7794_CLK_RCAN0 16
|
2014-12-11 11:21:14 +08:00
|
|
|
#define R8A7794_CLK_QSPI_MOD 17
|
2014-05-23 17:37:04 +08:00
|
|
|
#define R8A7794_CLK_I2C5 25
|
|
|
|
#define R8A7794_CLK_I2C4 27
|
|
|
|
#define R8A7794_CLK_I2C3 28
|
|
|
|
#define R8A7794_CLK_I2C2 29
|
|
|
|
#define R8A7794_CLK_I2C1 30
|
|
|
|
#define R8A7794_CLK_I2C0 31
|
2014-09-05 18:23:48 +08:00
|
|
|
|
2016-07-28 05:01:01 +08:00
|
|
|
/* MSTP10 */
|
|
|
|
#define R8A7794_CLK_SSI_ALL 5
|
|
|
|
#define R8A7794_CLK_SSI9 6
|
|
|
|
#define R8A7794_CLK_SSI8 7
|
|
|
|
#define R8A7794_CLK_SSI7 8
|
|
|
|
#define R8A7794_CLK_SSI6 9
|
|
|
|
#define R8A7794_CLK_SSI5 10
|
|
|
|
#define R8A7794_CLK_SSI4 11
|
|
|
|
#define R8A7794_CLK_SSI3 12
|
|
|
|
#define R8A7794_CLK_SSI2 13
|
|
|
|
#define R8A7794_CLK_SSI1 14
|
|
|
|
#define R8A7794_CLK_SSI0 15
|
|
|
|
#define R8A7794_CLK_SCU_ALL 17
|
|
|
|
#define R8A7794_CLK_SCU_DVC1 18
|
|
|
|
#define R8A7794_CLK_SCU_DVC0 19
|
|
|
|
#define R8A7794_CLK_SCU_CTU1_MIX1 20
|
|
|
|
#define R8A7794_CLK_SCU_CTU0_MIX0 21
|
|
|
|
#define R8A7794_CLK_SCU_SRC6 25
|
|
|
|
#define R8A7794_CLK_SCU_SRC5 26
|
|
|
|
#define R8A7794_CLK_SCU_SRC4 27
|
|
|
|
#define R8A7794_CLK_SCU_SRC3 28
|
|
|
|
#define R8A7794_CLK_SCU_SRC2 29
|
|
|
|
#define R8A7794_CLK_SCU_SRC1 30
|
|
|
|
|
2014-09-05 18:23:48 +08:00
|
|
|
/* MSTP11 */
|
|
|
|
#define R8A7794_CLK_SCIFA3 6
|
|
|
|
#define R8A7794_CLK_SCIFA4 7
|
|
|
|
#define R8A7794_CLK_SCIFA5 8
|
|
|
|
|
|
|
|
#endif /* __DT_BINDINGS_CLOCK_R8A7794_H__ */
|