License cleanup: add SPDX GPL-2.0 license identifier to files with no license
Many source files in the tree are missing licensing information, which
makes it harder for compliance tools to determine the correct license.
By default all files without license information are under the default
license of the kernel, which is GPL version 2.
Update the files which contain no license information with the 'GPL-2.0'
SPDX license identifier. The SPDX identifier is a legally binding
shorthand, which can be used instead of the full boiler plate text.
This patch is based on work done by Thomas Gleixner and Kate Stewart and
Philippe Ombredanne.
How this work was done:
Patches were generated and checked against linux-4.14-rc6 for a subset of
the use cases:
- file had no licensing information it it.
- file was a */uapi/* one with no licensing information in it,
- file was a */uapi/* one with existing licensing information,
Further patches will be generated in subsequent months to fix up cases
where non-standard license headers were used, and references to license
had to be inferred by heuristics based on keywords.
The analysis to determine which SPDX License Identifier to be applied to
a file was done in a spreadsheet of side by side results from of the
output of two independent scanners (ScanCode & Windriver) producing SPDX
tag:value files created by Philippe Ombredanne. Philippe prepared the
base worksheet, and did an initial spot review of a few 1000 files.
The 4.13 kernel was the starting point of the analysis with 60,537 files
assessed. Kate Stewart did a file by file comparison of the scanner
results in the spreadsheet to determine which SPDX license identifier(s)
to be applied to the file. She confirmed any determination that was not
immediately clear with lawyers working with the Linux Foundation.
Criteria used to select files for SPDX license identifier tagging was:
- Files considered eligible had to be source code files.
- Make and config files were included as candidates if they contained >5
lines of source
- File already had some variant of a license header in it (even if <5
lines).
All documentation files were explicitly excluded.
The following heuristics were used to determine which SPDX license
identifiers to apply.
- when both scanners couldn't find any license traces, file was
considered to have no license information in it, and the top level
COPYING file license applied.
For non */uapi/* files that summary was:
SPDX license identifier # files
---------------------------------------------------|-------
GPL-2.0 11139
and resulted in the first patch in this series.
If that file was a */uapi/* path one, it was "GPL-2.0 WITH
Linux-syscall-note" otherwise it was "GPL-2.0". Results of that was:
SPDX license identifier # files
---------------------------------------------------|-------
GPL-2.0 WITH Linux-syscall-note 930
and resulted in the second patch in this series.
- if a file had some form of licensing information in it, and was one
of the */uapi/* ones, it was denoted with the Linux-syscall-note if
any GPL family license was found in the file or had no licensing in
it (per prior point). Results summary:
SPDX license identifier # files
---------------------------------------------------|------
GPL-2.0 WITH Linux-syscall-note 270
GPL-2.0+ WITH Linux-syscall-note 169
((GPL-2.0 WITH Linux-syscall-note) OR BSD-2-Clause) 21
((GPL-2.0 WITH Linux-syscall-note) OR BSD-3-Clause) 17
LGPL-2.1+ WITH Linux-syscall-note 15
GPL-1.0+ WITH Linux-syscall-note 14
((GPL-2.0+ WITH Linux-syscall-note) OR BSD-3-Clause) 5
LGPL-2.0+ WITH Linux-syscall-note 4
LGPL-2.1 WITH Linux-syscall-note 3
((GPL-2.0 WITH Linux-syscall-note) OR MIT) 3
((GPL-2.0 WITH Linux-syscall-note) AND MIT) 1
and that resulted in the third patch in this series.
- when the two scanners agreed on the detected license(s), that became
the concluded license(s).
- when there was disagreement between the two scanners (one detected a
license but the other didn't, or they both detected different
licenses) a manual inspection of the file occurred.
- In most cases a manual inspection of the information in the file
resulted in a clear resolution of the license that should apply (and
which scanner probably needed to revisit its heuristics).
- When it was not immediately clear, the license identifier was
confirmed with lawyers working with the Linux Foundation.
- If there was any question as to the appropriate license identifier,
the file was flagged for further research and to be revisited later
in time.
In total, over 70 hours of logged manual review was done on the
spreadsheet to determine the SPDX license identifiers to apply to the
source files by Kate, Philippe, Thomas and, in some cases, confirmation
by lawyers working with the Linux Foundation.
Kate also obtained a third independent scan of the 4.13 code base from
FOSSology, and compared selected files where the other two scanners
disagreed against that SPDX file, to see if there was new insights. The
Windriver scanner is based on an older version of FOSSology in part, so
they are related.
Thomas did random spot checks in about 500 files from the spreadsheets
for the uapi headers and agreed with SPDX license identifier in the
files he inspected. For the non-uapi files Thomas did random spot checks
in about 15000 files.
In initial set of patches against 4.14-rc6, 3 files were found to have
copy/paste license identifier errors, and have been fixed to reflect the
correct identifier.
Additionally Philippe spent 10 hours this week doing a detailed manual
inspection and review of the 12,461 patched files from the initial patch
version early this week with:
- a full scancode scan run, collecting the matched texts, detected
license ids and scores
- reviewing anything where there was a license detected (about 500+
files) to ensure that the applied SPDX license was correct
- reviewing anything where there was no detection but the patch license
was not GPL-2.0 WITH Linux-syscall-note to ensure that the applied
SPDX license was correct
This produced a worksheet with 20 files needing minor correction. This
worksheet was then exported into 3 different .csv files for the
different types of files to be modified.
These .csv files were then reviewed by Greg. Thomas wrote a script to
parse the csv files and add the proper SPDX tag to the file, in the
format that the file expected. This script was further refined by Greg
based on the output to detect more types of files automatically and to
distinguish between header and source .c files (which need different
comment types.) Finally Greg ran the script using the .csv files to
generate the patches.
Reviewed-by: Kate Stewart <kstewart@linuxfoundation.org>
Reviewed-by: Philippe Ombredanne <pombredanne@nexb.com>
Reviewed-by: Thomas Gleixner <tglx@linutronix.de>
Signed-off-by: Greg Kroah-Hartman <gregkh@linuxfoundation.org>
2017-11-01 22:07:57 +08:00
|
|
|
/* SPDX-License-Identifier: GPL-2.0 */
|
2015-11-16 13:51:36 +08:00
|
|
|
/*
|
|
|
|
* This header provides constants for binding nvidia,tegra210-car.
|
|
|
|
*
|
|
|
|
* The first 224 clocks are numbered to match the bits in the CAR's CLK_OUT_ENB
|
|
|
|
* registers. These IDs often match those in the CAR's RST_DEVICES registers,
|
|
|
|
* but not in all cases. Some bits in CLK_OUT_ENB affect multiple clocks. In
|
|
|
|
* this case, those clocks are assigned IDs above 224 in order to highlight
|
|
|
|
* this issue. Implementations that interpret these clock IDs as bit values
|
|
|
|
* within the CLK_OUT_ENB or RST_DEVICES registers should be careful to
|
|
|
|
* explicitly handle these special cases.
|
|
|
|
*
|
|
|
|
* The balance of the clocks controlled by the CAR are assigned IDs of 224 and
|
|
|
|
* above.
|
|
|
|
*/
|
|
|
|
|
|
|
|
#ifndef _DT_BINDINGS_CLOCK_TEGRA210_CAR_H
|
|
|
|
#define _DT_BINDINGS_CLOCK_TEGRA210_CAR_H
|
|
|
|
|
|
|
|
/* 0 */
|
|
|
|
/* 1 */
|
|
|
|
/* 2 */
|
|
|
|
#define TEGRA210_CLK_ISPB 3
|
|
|
|
#define TEGRA210_CLK_RTC 4
|
|
|
|
#define TEGRA210_CLK_TIMER 5
|
|
|
|
#define TEGRA210_CLK_UARTA 6
|
|
|
|
/* 7 (register bit affects uartb and vfir) */
|
|
|
|
#define TEGRA210_CLK_GPIO 8
|
|
|
|
#define TEGRA210_CLK_SDMMC2 9
|
|
|
|
/* 10 (register bit affects spdif_in and spdif_out) */
|
|
|
|
#define TEGRA210_CLK_I2S1 11
|
|
|
|
#define TEGRA210_CLK_I2C1 12
|
|
|
|
/* 13 */
|
|
|
|
#define TEGRA210_CLK_SDMMC1 14
|
|
|
|
#define TEGRA210_CLK_SDMMC4 15
|
|
|
|
/* 16 */
|
|
|
|
#define TEGRA210_CLK_PWM 17
|
|
|
|
#define TEGRA210_CLK_I2S2 18
|
|
|
|
/* 19 */
|
|
|
|
/* 20 (register bit affects vi and vi_sensor) */
|
|
|
|
/* 21 */
|
|
|
|
#define TEGRA210_CLK_USBD 22
|
2017-02-23 18:44:39 +08:00
|
|
|
#define TEGRA210_CLK_ISPA 23
|
2015-11-16 13:51:36 +08:00
|
|
|
/* 24 */
|
|
|
|
/* 25 */
|
|
|
|
#define TEGRA210_CLK_DISP2 26
|
|
|
|
#define TEGRA210_CLK_DISP1 27
|
|
|
|
#define TEGRA210_CLK_HOST1X 28
|
|
|
|
/* 29 */
|
|
|
|
#define TEGRA210_CLK_I2S0 30
|
|
|
|
/* 31 */
|
|
|
|
|
|
|
|
#define TEGRA210_CLK_MC 32
|
|
|
|
#define TEGRA210_CLK_AHBDMA 33
|
|
|
|
#define TEGRA210_CLK_APBDMA 34
|
|
|
|
/* 35 */
|
|
|
|
/* 36 */
|
|
|
|
/* 37 */
|
|
|
|
#define TEGRA210_CLK_PMC 38
|
|
|
|
/* 39 (register bit affects fuse and fuse_burn) */
|
|
|
|
#define TEGRA210_CLK_KFUSE 40
|
|
|
|
#define TEGRA210_CLK_SBC1 41
|
|
|
|
/* 42 */
|
|
|
|
/* 43 */
|
|
|
|
#define TEGRA210_CLK_SBC2 44
|
|
|
|
/* 45 */
|
|
|
|
#define TEGRA210_CLK_SBC3 46
|
|
|
|
#define TEGRA210_CLK_I2C5 47
|
|
|
|
#define TEGRA210_CLK_DSIA 48
|
|
|
|
/* 49 */
|
|
|
|
/* 50 */
|
|
|
|
/* 51 */
|
|
|
|
#define TEGRA210_CLK_CSI 52
|
|
|
|
/* 53 */
|
|
|
|
#define TEGRA210_CLK_I2C2 54
|
|
|
|
#define TEGRA210_CLK_UARTC 55
|
|
|
|
#define TEGRA210_CLK_MIPI_CAL 56
|
|
|
|
#define TEGRA210_CLK_EMC 57
|
|
|
|
#define TEGRA210_CLK_USB2 58
|
|
|
|
/* 59 */
|
|
|
|
/* 60 */
|
|
|
|
/* 61 */
|
|
|
|
/* 62 */
|
|
|
|
#define TEGRA210_CLK_BSEV 63
|
|
|
|
|
|
|
|
/* 64 */
|
|
|
|
#define TEGRA210_CLK_UARTD 65
|
|
|
|
/* 66 */
|
|
|
|
#define TEGRA210_CLK_I2C3 67
|
|
|
|
#define TEGRA210_CLK_SBC4 68
|
|
|
|
#define TEGRA210_CLK_SDMMC3 69
|
|
|
|
#define TEGRA210_CLK_PCIE 70
|
|
|
|
#define TEGRA210_CLK_OWR 71
|
|
|
|
#define TEGRA210_CLK_AFI 72
|
|
|
|
#define TEGRA210_CLK_CSITE 73
|
|
|
|
/* 74 */
|
|
|
|
/* 75 */
|
2018-01-25 22:00:10 +08:00
|
|
|
#define TEGRA210_CLK_LA 76
|
2015-11-16 13:51:36 +08:00
|
|
|
/* 77 */
|
|
|
|
#define TEGRA210_CLK_SOC_THERM 78
|
|
|
|
#define TEGRA210_CLK_DTV 79
|
|
|
|
/* 80 */
|
|
|
|
#define TEGRA210_CLK_I2CSLOW 81
|
|
|
|
#define TEGRA210_CLK_DSIB 82
|
|
|
|
#define TEGRA210_CLK_TSEC 83
|
|
|
|
/* 84 */
|
|
|
|
/* 85 */
|
|
|
|
/* 86 */
|
|
|
|
/* 87 */
|
|
|
|
/* 88 */
|
|
|
|
#define TEGRA210_CLK_XUSB_HOST 89
|
|
|
|
/* 90 */
|
|
|
|
/* 91 */
|
|
|
|
#define TEGRA210_CLK_CSUS 92
|
|
|
|
/* 93 */
|
|
|
|
/* 94 */
|
|
|
|
/* 95 (bit affects xusb_dev and xusb_dev_src) */
|
|
|
|
|
|
|
|
/* 96 */
|
|
|
|
/* 97 */
|
|
|
|
/* 98 */
|
|
|
|
#define TEGRA210_CLK_MSELECT 99
|
|
|
|
#define TEGRA210_CLK_TSENSOR 100
|
|
|
|
#define TEGRA210_CLK_I2S3 101
|
|
|
|
#define TEGRA210_CLK_I2S4 102
|
|
|
|
#define TEGRA210_CLK_I2C4 103
|
|
|
|
/* 104 */
|
|
|
|
/* 105 */
|
|
|
|
#define TEGRA210_CLK_D_AUDIO 106
|
2016-01-29 00:33:50 +08:00
|
|
|
#define TEGRA210_CLK_APB2APE 107
|
2015-11-16 13:51:36 +08:00
|
|
|
/* 108 */
|
|
|
|
/* 109 */
|
|
|
|
/* 110 */
|
|
|
|
#define TEGRA210_CLK_HDA2CODEC_2X 111
|
|
|
|
/* 112 */
|
|
|
|
/* 113 */
|
|
|
|
/* 114 */
|
|
|
|
/* 115 */
|
|
|
|
/* 116 */
|
|
|
|
/* 117 */
|
|
|
|
#define TEGRA210_CLK_SPDIF_2X 118
|
|
|
|
#define TEGRA210_CLK_ACTMON 119
|
|
|
|
#define TEGRA210_CLK_EXTERN1 120
|
|
|
|
#define TEGRA210_CLK_EXTERN2 121
|
|
|
|
#define TEGRA210_CLK_EXTERN3 122
|
|
|
|
#define TEGRA210_CLK_SATA_OOB 123
|
|
|
|
#define TEGRA210_CLK_SATA 124
|
|
|
|
#define TEGRA210_CLK_HDA 125
|
|
|
|
/* 126 */
|
|
|
|
/* 127 */
|
|
|
|
|
|
|
|
#define TEGRA210_CLK_HDA2HDMI 128
|
|
|
|
/* 129 */
|
|
|
|
/* 130 */
|
|
|
|
/* 131 */
|
|
|
|
/* 132 */
|
|
|
|
/* 133 */
|
|
|
|
/* 134 */
|
|
|
|
/* 135 */
|
2017-02-28 22:37:17 +08:00
|
|
|
#define TEGRA210_CLK_CEC 136
|
2015-11-16 13:51:36 +08:00
|
|
|
/* 137 */
|
|
|
|
/* 138 */
|
|
|
|
/* 139 */
|
|
|
|
/* 140 */
|
|
|
|
/* 141 */
|
|
|
|
/* 142 */
|
|
|
|
/* (bit affects xusb_falcon_src, xusb_fs_src, xusb_host_src and xusb_ss_src) */
|
|
|
|
#define TEGRA210_CLK_XUSB_GATE 143
|
|
|
|
#define TEGRA210_CLK_CILAB 144
|
|
|
|
#define TEGRA210_CLK_CILCD 145
|
|
|
|
#define TEGRA210_CLK_CILE 146
|
|
|
|
#define TEGRA210_CLK_DSIALP 147
|
|
|
|
#define TEGRA210_CLK_DSIBLP 148
|
|
|
|
#define TEGRA210_CLK_ENTROPY 149
|
|
|
|
/* 150 */
|
|
|
|
/* 151 */
|
2017-03-22 22:23:16 +08:00
|
|
|
#define TEGRA210_CLK_DP2 152
|
2015-11-16 13:51:36 +08:00
|
|
|
/* 153 */
|
|
|
|
/* 154 */
|
|
|
|
/* 155 (bit affects dfll_ref and dfll_soc) */
|
|
|
|
#define TEGRA210_CLK_XUSB_SS 156
|
|
|
|
/* 157 */
|
|
|
|
/* 158 */
|
|
|
|
/* 159 */
|
|
|
|
|
|
|
|
/* 160 */
|
|
|
|
#define TEGRA210_CLK_DMIC1 161
|
|
|
|
#define TEGRA210_CLK_DMIC2 162
|
|
|
|
/* 163 */
|
|
|
|
/* 164 */
|
|
|
|
/* 165 */
|
|
|
|
#define TEGRA210_CLK_I2C6 166
|
|
|
|
/* 167 */
|
|
|
|
/* 168 */
|
|
|
|
/* 169 */
|
|
|
|
/* 170 */
|
|
|
|
#define TEGRA210_CLK_VIM2_CLK 171
|
|
|
|
/* 172 */
|
|
|
|
#define TEGRA210_CLK_MIPIBIF 173
|
|
|
|
/* 174 */
|
|
|
|
/* 175 */
|
|
|
|
/* 176 */
|
|
|
|
#define TEGRA210_CLK_CLK72MHZ 177
|
|
|
|
#define TEGRA210_CLK_VIC03 178
|
|
|
|
/* 179 */
|
|
|
|
/* 180 */
|
|
|
|
#define TEGRA210_CLK_DPAUX 181
|
|
|
|
#define TEGRA210_CLK_SOR0 182
|
|
|
|
#define TEGRA210_CLK_SOR1 183
|
|
|
|
#define TEGRA210_CLK_GPU 184
|
|
|
|
#define TEGRA210_CLK_DBGAPB 185
|
|
|
|
/* 186 */
|
|
|
|
#define TEGRA210_CLK_PLL_P_OUT_ADSP 187
|
2017-03-22 22:23:16 +08:00
|
|
|
/* 188 ((bit affects pll_a_out_adsp and pll_a_out0_out_adsp)*/
|
2015-11-16 13:51:36 +08:00
|
|
|
#define TEGRA210_CLK_PLL_G_REF 189
|
|
|
|
/* 190 */
|
|
|
|
/* 191 */
|
|
|
|
|
|
|
|
/* 192 */
|
|
|
|
#define TEGRA210_CLK_SDMMC_LEGACY 193
|
|
|
|
#define TEGRA210_CLK_NVDEC 194
|
|
|
|
#define TEGRA210_CLK_NVJPG 195
|
|
|
|
/* 196 */
|
|
|
|
#define TEGRA210_CLK_DMIC3 197
|
|
|
|
#define TEGRA210_CLK_APE 198
|
2017-03-22 22:23:16 +08:00
|
|
|
#define TEGRA210_CLK_ADSP 199
|
2015-11-16 13:51:36 +08:00
|
|
|
/* 200 */
|
|
|
|
/* 201 */
|
|
|
|
#define TEGRA210_CLK_MAUD 202
|
|
|
|
/* 203 */
|
|
|
|
/* 204 */
|
|
|
|
/* 205 */
|
|
|
|
#define TEGRA210_CLK_TSECB 206
|
|
|
|
#define TEGRA210_CLK_DPAUX1 207
|
|
|
|
#define TEGRA210_CLK_VI_I2C 208
|
|
|
|
#define TEGRA210_CLK_HSIC_TRK 209
|
|
|
|
#define TEGRA210_CLK_USB2_TRK 210
|
|
|
|
#define TEGRA210_CLK_QSPI 211
|
|
|
|
#define TEGRA210_CLK_UARTAPE 212
|
|
|
|
/* 213 */
|
|
|
|
/* 214 */
|
|
|
|
/* 215 */
|
|
|
|
/* 216 */
|
|
|
|
/* 217 */
|
2017-03-22 22:23:16 +08:00
|
|
|
#define TEGRA210_CLK_ADSP_NEON 218
|
2015-11-16 13:51:36 +08:00
|
|
|
#define TEGRA210_CLK_NVENC 219
|
2017-03-22 22:23:16 +08:00
|
|
|
#define TEGRA210_CLK_IQC2 220
|
|
|
|
#define TEGRA210_CLK_IQC1 221
|
2015-11-16 13:51:36 +08:00
|
|
|
#define TEGRA210_CLK_SOR_SAFE 222
|
|
|
|
#define TEGRA210_CLK_PLL_P_OUT_CPU 223
|
|
|
|
|
|
|
|
|
|
|
|
#define TEGRA210_CLK_UARTB 224
|
|
|
|
#define TEGRA210_CLK_VFIR 225
|
|
|
|
#define TEGRA210_CLK_SPDIF_IN 226
|
|
|
|
#define TEGRA210_CLK_SPDIF_OUT 227
|
|
|
|
#define TEGRA210_CLK_VI 228
|
|
|
|
#define TEGRA210_CLK_VI_SENSOR 229
|
|
|
|
#define TEGRA210_CLK_FUSE 230
|
|
|
|
#define TEGRA210_CLK_FUSE_BURN 231
|
|
|
|
#define TEGRA210_CLK_CLK_32K 232
|
|
|
|
#define TEGRA210_CLK_CLK_M 233
|
|
|
|
#define TEGRA210_CLK_CLK_M_DIV2 234
|
|
|
|
#define TEGRA210_CLK_CLK_M_DIV4 235
|
2020-01-14 15:24:06 +08:00
|
|
|
#define TEGRA210_CLK_OSC_DIV2 234
|
|
|
|
#define TEGRA210_CLK_OSC_DIV4 235
|
2015-11-16 13:51:36 +08:00
|
|
|
#define TEGRA210_CLK_PLL_REF 236
|
|
|
|
#define TEGRA210_CLK_PLL_C 237
|
|
|
|
#define TEGRA210_CLK_PLL_C_OUT1 238
|
|
|
|
#define TEGRA210_CLK_PLL_C2 239
|
|
|
|
#define TEGRA210_CLK_PLL_C3 240
|
|
|
|
#define TEGRA210_CLK_PLL_M 241
|
|
|
|
#define TEGRA210_CLK_PLL_M_OUT1 242
|
|
|
|
#define TEGRA210_CLK_PLL_P 243
|
|
|
|
#define TEGRA210_CLK_PLL_P_OUT1 244
|
|
|
|
#define TEGRA210_CLK_PLL_P_OUT2 245
|
|
|
|
#define TEGRA210_CLK_PLL_P_OUT3 246
|
|
|
|
#define TEGRA210_CLK_PLL_P_OUT4 247
|
|
|
|
#define TEGRA210_CLK_PLL_A 248
|
|
|
|
#define TEGRA210_CLK_PLL_A_OUT0 249
|
|
|
|
#define TEGRA210_CLK_PLL_D 250
|
|
|
|
#define TEGRA210_CLK_PLL_D_OUT0 251
|
|
|
|
#define TEGRA210_CLK_PLL_D2 252
|
|
|
|
#define TEGRA210_CLK_PLL_D2_OUT0 253
|
|
|
|
#define TEGRA210_CLK_PLL_U 254
|
|
|
|
#define TEGRA210_CLK_PLL_U_480M 255
|
|
|
|
|
|
|
|
#define TEGRA210_CLK_PLL_U_60M 256
|
|
|
|
#define TEGRA210_CLK_PLL_U_48M 257
|
|
|
|
/* 258 */
|
|
|
|
#define TEGRA210_CLK_PLL_X 259
|
|
|
|
#define TEGRA210_CLK_PLL_X_OUT0 260
|
|
|
|
#define TEGRA210_CLK_PLL_RE_VCO 261
|
|
|
|
#define TEGRA210_CLK_PLL_RE_OUT 262
|
|
|
|
#define TEGRA210_CLK_PLL_E 263
|
|
|
|
#define TEGRA210_CLK_SPDIF_IN_SYNC 264
|
|
|
|
#define TEGRA210_CLK_I2S0_SYNC 265
|
|
|
|
#define TEGRA210_CLK_I2S1_SYNC 266
|
|
|
|
#define TEGRA210_CLK_I2S2_SYNC 267
|
|
|
|
#define TEGRA210_CLK_I2S3_SYNC 268
|
|
|
|
#define TEGRA210_CLK_I2S4_SYNC 269
|
|
|
|
#define TEGRA210_CLK_VIMCLK_SYNC 270
|
|
|
|
#define TEGRA210_CLK_AUDIO0 271
|
|
|
|
#define TEGRA210_CLK_AUDIO1 272
|
|
|
|
#define TEGRA210_CLK_AUDIO2 273
|
|
|
|
#define TEGRA210_CLK_AUDIO3 274
|
|
|
|
#define TEGRA210_CLK_AUDIO4 275
|
|
|
|
#define TEGRA210_CLK_SPDIF 276
|
2020-01-14 15:24:26 +08:00
|
|
|
/* 277 */
|
|
|
|
/* 278 */
|
|
|
|
/* 279 */
|
|
|
|
/* 280 */
|
2019-06-24 23:06:13 +08:00
|
|
|
#define TEGRA210_CLK_SOR0_LVDS 281 /* deprecated */
|
|
|
|
#define TEGRA210_CLK_SOR0_OUT 281
|
2017-08-30 18:05:26 +08:00
|
|
|
#define TEGRA210_CLK_SOR1_OUT 282
|
2015-11-16 13:51:36 +08:00
|
|
|
/* 283 */
|
|
|
|
#define TEGRA210_CLK_XUSB_HOST_SRC 284
|
|
|
|
#define TEGRA210_CLK_XUSB_FALCON_SRC 285
|
|
|
|
#define TEGRA210_CLK_XUSB_FS_SRC 286
|
|
|
|
#define TEGRA210_CLK_XUSB_SS_SRC 287
|
|
|
|
|
|
|
|
#define TEGRA210_CLK_XUSB_DEV_SRC 288
|
|
|
|
#define TEGRA210_CLK_XUSB_DEV 289
|
|
|
|
#define TEGRA210_CLK_XUSB_HS_SRC 290
|
|
|
|
#define TEGRA210_CLK_SCLK 291
|
|
|
|
#define TEGRA210_CLK_HCLK 292
|
|
|
|
#define TEGRA210_CLK_PCLK 293
|
|
|
|
#define TEGRA210_CLK_CCLK_G 294
|
|
|
|
#define TEGRA210_CLK_CCLK_LP 295
|
|
|
|
#define TEGRA210_CLK_DFLL_REF 296
|
|
|
|
#define TEGRA210_CLK_DFLL_SOC 297
|
|
|
|
#define TEGRA210_CLK_VI_SENSOR2 298
|
|
|
|
#define TEGRA210_CLK_PLL_P_OUT5 299
|
|
|
|
#define TEGRA210_CLK_CML0 300
|
|
|
|
#define TEGRA210_CLK_CML1 301
|
|
|
|
#define TEGRA210_CLK_PLL_C4 302
|
|
|
|
#define TEGRA210_CLK_PLL_DP 303
|
|
|
|
#define TEGRA210_CLK_PLL_E_MUX 304
|
|
|
|
#define TEGRA210_CLK_PLL_MB 305
|
|
|
|
#define TEGRA210_CLK_PLL_A1 306
|
|
|
|
#define TEGRA210_CLK_PLL_D_DSI_OUT 307
|
|
|
|
#define TEGRA210_CLK_PLL_C4_OUT0 308
|
|
|
|
#define TEGRA210_CLK_PLL_C4_OUT1 309
|
|
|
|
#define TEGRA210_CLK_PLL_C4_OUT2 310
|
|
|
|
#define TEGRA210_CLK_PLL_C4_OUT3 311
|
|
|
|
#define TEGRA210_CLK_PLL_U_OUT 312
|
|
|
|
#define TEGRA210_CLK_PLL_U_OUT1 313
|
|
|
|
#define TEGRA210_CLK_PLL_U_OUT2 314
|
|
|
|
#define TEGRA210_CLK_USB2_HSIC_TRK 315
|
|
|
|
#define TEGRA210_CLK_PLL_P_OUT_HSIO 316
|
|
|
|
#define TEGRA210_CLK_PLL_P_OUT_XUSB 317
|
|
|
|
#define TEGRA210_CLK_XUSB_SSP_SRC 318
|
2016-03-22 03:58:52 +08:00
|
|
|
#define TEGRA210_CLK_PLL_RE_OUT1 319
|
2019-05-29 16:21:33 +08:00
|
|
|
#define TEGRA210_CLK_PLL_MB_UD 320
|
|
|
|
#define TEGRA210_CLK_PLL_P_UD 321
|
2017-02-23 18:44:39 +08:00
|
|
|
#define TEGRA210_CLK_ISP 322
|
2017-03-22 22:23:16 +08:00
|
|
|
#define TEGRA210_CLK_PLL_A_OUT_ADSP 323
|
|
|
|
#define TEGRA210_CLK_PLL_A_OUT0_OUT_ADSP 324
|
2015-11-16 13:51:36 +08:00
|
|
|
/* 325 */
|
2020-01-14 15:24:06 +08:00
|
|
|
#define TEGRA210_CLK_OSC 326
|
2020-05-05 10:31:54 +08:00
|
|
|
#define TEGRA210_CLK_CSI_TPG 327
|
2015-11-16 13:51:36 +08:00
|
|
|
/* 328 */
|
|
|
|
/* 329 */
|
|
|
|
/* 330 */
|
|
|
|
/* 331 */
|
|
|
|
/* 332 */
|
|
|
|
/* 333 */
|
|
|
|
/* 334 */
|
|
|
|
/* 335 */
|
|
|
|
/* 336 */
|
|
|
|
/* 337 */
|
|
|
|
/* 338 */
|
|
|
|
/* 339 */
|
|
|
|
/* 340 */
|
|
|
|
/* 341 */
|
|
|
|
/* 342 */
|
|
|
|
/* 343 */
|
|
|
|
/* 344 */
|
|
|
|
/* 345 */
|
|
|
|
/* 346 */
|
|
|
|
/* 347 */
|
|
|
|
/* 348 */
|
|
|
|
/* 349 */
|
|
|
|
|
|
|
|
#define TEGRA210_CLK_AUDIO0_MUX 350
|
|
|
|
#define TEGRA210_CLK_AUDIO1_MUX 351
|
|
|
|
#define TEGRA210_CLK_AUDIO2_MUX 352
|
|
|
|
#define TEGRA210_CLK_AUDIO3_MUX 353
|
|
|
|
#define TEGRA210_CLK_AUDIO4_MUX 354
|
|
|
|
#define TEGRA210_CLK_SPDIF_MUX 355
|
2020-01-14 15:24:26 +08:00
|
|
|
/* 356 */
|
|
|
|
/* 357 */
|
|
|
|
/* 358 */
|
2015-11-16 13:51:36 +08:00
|
|
|
#define TEGRA210_CLK_DSIA_MUX 359
|
|
|
|
#define TEGRA210_CLK_DSIB_MUX 360
|
2019-06-24 23:06:13 +08:00
|
|
|
/* 361 */
|
2015-11-16 13:51:36 +08:00
|
|
|
#define TEGRA210_CLK_XUSB_SS_DIV2 362
|
|
|
|
|
|
|
|
#define TEGRA210_CLK_PLL_M_UD 363
|
|
|
|
#define TEGRA210_CLK_PLL_C_UD 364
|
|
|
|
#define TEGRA210_CLK_SCLK_MUX 365
|
|
|
|
|
2017-02-28 22:37:22 +08:00
|
|
|
#define TEGRA210_CLK_ACLK 370
|
|
|
|
|
2017-02-28 22:37:18 +08:00
|
|
|
#define TEGRA210_CLK_DMIC1_SYNC_CLK 388
|
|
|
|
#define TEGRA210_CLK_DMIC1_SYNC_CLK_MUX 389
|
|
|
|
#define TEGRA210_CLK_DMIC2_SYNC_CLK 390
|
|
|
|
#define TEGRA210_CLK_DMIC2_SYNC_CLK_MUX 391
|
|
|
|
#define TEGRA210_CLK_DMIC3_SYNC_CLK 392
|
|
|
|
#define TEGRA210_CLK_DMIC3_SYNC_CLK_MUX 393
|
|
|
|
|
|
|
|
#define TEGRA210_CLK_CLK_MAX 394
|
2015-11-16 13:51:36 +08:00
|
|
|
|
|
|
|
#endif /* _DT_BINDINGS_CLOCK_TEGRA210_CAR_H */
|