forked from luck/tmp_suning_uos_patched
cb3ac5947a
Move this to a separate file so it can be used to calculate the sdmmc clock dividers. Signed-off-by: Peter De-Schrijver <pdeschrijver@nvidia.com> Signed-off-by: Aapo Vienamo <avienamo@nvidia.com> Acked-by: Peter De Schrijver <pdeschrijver@nvidia.com> Acked-by: Jon Hunter <jonathanh@nvidia.com> Signed-off-by: Stephen Boyd <sboyd@kernel.org>
44 lines
733 B
C
44 lines
733 B
C
// SPDX-License-Identifier: GPL-2.0
|
|
/*
|
|
* Copyright (c) 2018, NVIDIA CORPORATION. All rights reserved.
|
|
*/
|
|
|
|
#include <asm/div64.h>
|
|
|
|
#include "clk.h"
|
|
|
|
#define div_mask(w) ((1 << (w)) - 1)
|
|
|
|
int div_frac_get(unsigned long rate, unsigned parent_rate, u8 width,
|
|
u8 frac_width, u8 flags)
|
|
{
|
|
u64 divider_ux1 = parent_rate;
|
|
int mul;
|
|
|
|
if (!rate)
|
|
return 0;
|
|
|
|
mul = 1 << frac_width;
|
|
|
|
if (!(flags & TEGRA_DIVIDER_INT))
|
|
divider_ux1 *= mul;
|
|
|
|
if (flags & TEGRA_DIVIDER_ROUND_UP)
|
|
divider_ux1 += rate - 1;
|
|
|
|
do_div(divider_ux1, rate);
|
|
|
|
if (flags & TEGRA_DIVIDER_INT)
|
|
divider_ux1 *= mul;
|
|
|
|
if (divider_ux1 < mul)
|
|
return 0;
|
|
|
|
divider_ux1 -= mul;
|
|
|
|
if (divider_ux1 > div_mask(width))
|
|
return div_mask(width);
|
|
|
|
return divider_ux1;
|
|
}
|