forked from luck/tmp_suning_uos_patched
9e049346f6
Provide definitions, interfaces and functions needed for DVB-T2 of the Sony CXD2880 DVB-T2/T tuner + demodulator driver. Signed-off-by: Yasunari Takiguchi <Yasunari.Takiguchi@sony.com> Signed-off-by: Masayuki Yamamoto <Masayuki.Yamamoto@sony.com> Signed-off-by: Hideki Nozawa <Hideki.Nozawa@sony.com> Signed-off-by: Kota Yonezawa <Kota.Yonezawa@sony.com> Signed-off-by: Toshihiko Matsumoto <Toshihiko.Matsumoto@sony.com> Signed-off-by: Satoshi Watanabe <Satoshi.C.Watanabe@sony.com> Signed-off-by: Mauro Carvalho Chehab <mchehab@s-opensource.com>
386 lines
10 KiB
C
386 lines
10 KiB
C
/* SPDX-License-Identifier: GPL-2.0 */
|
|
/*
|
|
* cxd2880_dvbt2.h
|
|
* Sony CXD2880 DVB-T2/T tuner + demodulator driver
|
|
* DVB-T2 related definitions
|
|
*
|
|
* Copyright (C) 2016, 2017, 2018 Sony Semiconductor Solutions Corporation
|
|
*/
|
|
|
|
#ifndef CXD2880_DVBT2_H
|
|
#define CXD2880_DVBT2_H
|
|
|
|
#include "cxd2880_common.h"
|
|
|
|
enum cxd2880_dvbt2_profile {
|
|
CXD2880_DVBT2_PROFILE_BASE,
|
|
CXD2880_DVBT2_PROFILE_LITE,
|
|
CXD2880_DVBT2_PROFILE_ANY
|
|
};
|
|
|
|
enum cxd2880_dvbt2_version {
|
|
CXD2880_DVBT2_V111,
|
|
CXD2880_DVBT2_V121,
|
|
CXD2880_DVBT2_V131
|
|
};
|
|
|
|
enum cxd2880_dvbt2_s1 {
|
|
CXD2880_DVBT2_S1_BASE_SISO = 0x00,
|
|
CXD2880_DVBT2_S1_BASE_MISO = 0x01,
|
|
CXD2880_DVBT2_S1_NON_DVBT2 = 0x02,
|
|
CXD2880_DVBT2_S1_LITE_SISO = 0x03,
|
|
CXD2880_DVBT2_S1_LITE_MISO = 0x04,
|
|
CXD2880_DVBT2_S1_RSVD3 = 0x05,
|
|
CXD2880_DVBT2_S1_RSVD4 = 0x06,
|
|
CXD2880_DVBT2_S1_RSVD5 = 0x07,
|
|
CXD2880_DVBT2_S1_UNKNOWN = 0xff
|
|
};
|
|
|
|
enum cxd2880_dvbt2_base_s2 {
|
|
CXD2880_DVBT2_BASE_S2_M2K_G_ANY = 0x00,
|
|
CXD2880_DVBT2_BASE_S2_M8K_G_DVBT = 0x01,
|
|
CXD2880_DVBT2_BASE_S2_M4K_G_ANY = 0x02,
|
|
CXD2880_DVBT2_BASE_S2_M1K_G_ANY = 0x03,
|
|
CXD2880_DVBT2_BASE_S2_M16K_G_ANY = 0x04,
|
|
CXD2880_DVBT2_BASE_S2_M32K_G_DVBT = 0x05,
|
|
CXD2880_DVBT2_BASE_S2_M8K_G_DVBT2 = 0x06,
|
|
CXD2880_DVBT2_BASE_S2_M32K_G_DVBT2 = 0x07,
|
|
CXD2880_DVBT2_BASE_S2_UNKNOWN = 0xff
|
|
};
|
|
|
|
enum cxd2880_dvbt2_lite_s2 {
|
|
CXD2880_DVBT2_LITE_S2_M2K_G_ANY = 0x00,
|
|
CXD2880_DVBT2_LITE_S2_M8K_G_DVBT = 0x01,
|
|
CXD2880_DVBT2_LITE_S2_M4K_G_ANY = 0x02,
|
|
CXD2880_DVBT2_LITE_S2_M16K_G_DVBT2 = 0x03,
|
|
CXD2880_DVBT2_LITE_S2_M16K_G_DVBT = 0x04,
|
|
CXD2880_DVBT2_LITE_S2_RSVD1 = 0x05,
|
|
CXD2880_DVBT2_LITE_S2_M8K_G_DVBT2 = 0x06,
|
|
CXD2880_DVBT2_LITE_S2_RSVD2 = 0x07,
|
|
CXD2880_DVBT2_LITE_S2_UNKNOWN = 0xff
|
|
};
|
|
|
|
enum cxd2880_dvbt2_guard {
|
|
CXD2880_DVBT2_G1_32 = 0x00,
|
|
CXD2880_DVBT2_G1_16 = 0x01,
|
|
CXD2880_DVBT2_G1_8 = 0x02,
|
|
CXD2880_DVBT2_G1_4 = 0x03,
|
|
CXD2880_DVBT2_G1_128 = 0x04,
|
|
CXD2880_DVBT2_G19_128 = 0x05,
|
|
CXD2880_DVBT2_G19_256 = 0x06,
|
|
CXD2880_DVBT2_G_RSVD1 = 0x07,
|
|
CXD2880_DVBT2_G_UNKNOWN = 0xff
|
|
};
|
|
|
|
enum cxd2880_dvbt2_mode {
|
|
CXD2880_DVBT2_M2K = 0x00,
|
|
CXD2880_DVBT2_M8K = 0x01,
|
|
CXD2880_DVBT2_M4K = 0x02,
|
|
CXD2880_DVBT2_M1K = 0x03,
|
|
CXD2880_DVBT2_M16K = 0x04,
|
|
CXD2880_DVBT2_M32K = 0x05,
|
|
CXD2880_DVBT2_M_RSVD1 = 0x06,
|
|
CXD2880_DVBT2_M_RSVD2 = 0x07
|
|
};
|
|
|
|
enum cxd2880_dvbt2_bw {
|
|
CXD2880_DVBT2_BW_8 = 0x00,
|
|
CXD2880_DVBT2_BW_7 = 0x01,
|
|
CXD2880_DVBT2_BW_6 = 0x02,
|
|
CXD2880_DVBT2_BW_5 = 0x03,
|
|
CXD2880_DVBT2_BW_10 = 0x04,
|
|
CXD2880_DVBT2_BW_1_7 = 0x05,
|
|
CXD2880_DVBT2_BW_RSVD1 = 0x06,
|
|
CXD2880_DVBT2_BW_RSVD2 = 0x07,
|
|
CXD2880_DVBT2_BW_RSVD3 = 0x08,
|
|
CXD2880_DVBT2_BW_RSVD4 = 0x09,
|
|
CXD2880_DVBT2_BW_RSVD5 = 0x0a,
|
|
CXD2880_DVBT2_BW_RSVD6 = 0x0b,
|
|
CXD2880_DVBT2_BW_RSVD7 = 0x0c,
|
|
CXD2880_DVBT2_BW_RSVD8 = 0x0d,
|
|
CXD2880_DVBT2_BW_RSVD9 = 0x0e,
|
|
CXD2880_DVBT2_BW_RSVD10 = 0x0f,
|
|
CXD2880_DVBT2_BW_UNKNOWN = 0xff
|
|
};
|
|
|
|
enum cxd2880_dvbt2_l1pre_type {
|
|
CXD2880_DVBT2_L1PRE_TYPE_TS = 0x00,
|
|
CXD2880_DVBT2_L1PRE_TYPE_GS = 0x01,
|
|
CXD2880_DVBT2_L1PRE_TYPE_TS_GS = 0x02,
|
|
CXD2880_DVBT2_L1PRE_TYPE_RESERVED = 0x03,
|
|
CXD2880_DVBT2_L1PRE_TYPE_UNKNOWN = 0xff
|
|
};
|
|
|
|
enum cxd2880_dvbt2_papr {
|
|
CXD2880_DVBT2_PAPR_0 = 0x00,
|
|
CXD2880_DVBT2_PAPR_1 = 0x01,
|
|
CXD2880_DVBT2_PAPR_2 = 0x02,
|
|
CXD2880_DVBT2_PAPR_3 = 0x03,
|
|
CXD2880_DVBT2_PAPR_RSVD1 = 0x04,
|
|
CXD2880_DVBT2_PAPR_RSVD2 = 0x05,
|
|
CXD2880_DVBT2_PAPR_RSVD3 = 0x06,
|
|
CXD2880_DVBT2_PAPR_RSVD4 = 0x07,
|
|
CXD2880_DVBT2_PAPR_RSVD5 = 0x08,
|
|
CXD2880_DVBT2_PAPR_RSVD6 = 0x09,
|
|
CXD2880_DVBT2_PAPR_RSVD7 = 0x0a,
|
|
CXD2880_DVBT2_PAPR_RSVD8 = 0x0b,
|
|
CXD2880_DVBT2_PAPR_RSVD9 = 0x0c,
|
|
CXD2880_DVBT2_PAPR_RSVD10 = 0x0d,
|
|
CXD2880_DVBT2_PAPR_RSVD11 = 0x0e,
|
|
CXD2880_DVBT2_PAPR_RSVD12 = 0x0f,
|
|
CXD2880_DVBT2_PAPR_UNKNOWN = 0xff
|
|
};
|
|
|
|
enum cxd2880_dvbt2_l1post_constell {
|
|
CXD2880_DVBT2_L1POST_BPSK = 0x00,
|
|
CXD2880_DVBT2_L1POST_QPSK = 0x01,
|
|
CXD2880_DVBT2_L1POST_QAM16 = 0x02,
|
|
CXD2880_DVBT2_L1POST_QAM64 = 0x03,
|
|
CXD2880_DVBT2_L1POST_C_RSVD1 = 0x04,
|
|
CXD2880_DVBT2_L1POST_C_RSVD2 = 0x05,
|
|
CXD2880_DVBT2_L1POST_C_RSVD3 = 0x06,
|
|
CXD2880_DVBT2_L1POST_C_RSVD4 = 0x07,
|
|
CXD2880_DVBT2_L1POST_C_RSVD5 = 0x08,
|
|
CXD2880_DVBT2_L1POST_C_RSVD6 = 0x09,
|
|
CXD2880_DVBT2_L1POST_C_RSVD7 = 0x0a,
|
|
CXD2880_DVBT2_L1POST_C_RSVD8 = 0x0b,
|
|
CXD2880_DVBT2_L1POST_C_RSVD9 = 0x0c,
|
|
CXD2880_DVBT2_L1POST_C_RSVD10 = 0x0d,
|
|
CXD2880_DVBT2_L1POST_C_RSVD11 = 0x0e,
|
|
CXD2880_DVBT2_L1POST_C_RSVD12 = 0x0f,
|
|
CXD2880_DVBT2_L1POST_CONSTELL_UNKNOWN = 0xff
|
|
};
|
|
|
|
enum cxd2880_dvbt2_l1post_cr {
|
|
CXD2880_DVBT2_L1POST_R1_2 = 0x00,
|
|
CXD2880_DVBT2_L1POST_R_RSVD1 = 0x01,
|
|
CXD2880_DVBT2_L1POST_R_RSVD2 = 0x02,
|
|
CXD2880_DVBT2_L1POST_R_RSVD3 = 0x03,
|
|
CXD2880_DVBT2_L1POST_R_UNKNOWN = 0xff
|
|
};
|
|
|
|
enum cxd2880_dvbt2_l1post_fec_type {
|
|
CXD2880_DVBT2_L1POST_FEC_LDPC16K = 0x00,
|
|
CXD2880_DVBT2_L1POST_FEC_RSVD1 = 0x01,
|
|
CXD2880_DVBT2_L1POST_FEC_RSVD2 = 0x02,
|
|
CXD2880_DVBT2_L1POST_FEC_RSVD3 = 0x03,
|
|
CXD2880_DVBT2_L1POST_FEC_UNKNOWN = 0xff
|
|
};
|
|
|
|
enum cxd2880_dvbt2_pp {
|
|
CXD2880_DVBT2_PP1 = 0x00,
|
|
CXD2880_DVBT2_PP2 = 0x01,
|
|
CXD2880_DVBT2_PP3 = 0x02,
|
|
CXD2880_DVBT2_PP4 = 0x03,
|
|
CXD2880_DVBT2_PP5 = 0x04,
|
|
CXD2880_DVBT2_PP6 = 0x05,
|
|
CXD2880_DVBT2_PP7 = 0x06,
|
|
CXD2880_DVBT2_PP8 = 0x07,
|
|
CXD2880_DVBT2_PP_RSVD1 = 0x08,
|
|
CXD2880_DVBT2_PP_RSVD2 = 0x09,
|
|
CXD2880_DVBT2_PP_RSVD3 = 0x0a,
|
|
CXD2880_DVBT2_PP_RSVD4 = 0x0b,
|
|
CXD2880_DVBT2_PP_RSVD5 = 0x0c,
|
|
CXD2880_DVBT2_PP_RSVD6 = 0x0d,
|
|
CXD2880_DVBT2_PP_RSVD7 = 0x0e,
|
|
CXD2880_DVBT2_PP_RSVD8 = 0x0f,
|
|
CXD2880_DVBT2_PP_UNKNOWN = 0xff
|
|
};
|
|
|
|
enum cxd2880_dvbt2_plp_code_rate {
|
|
CXD2880_DVBT2_R1_2 = 0x00,
|
|
CXD2880_DVBT2_R3_5 = 0x01,
|
|
CXD2880_DVBT2_R2_3 = 0x02,
|
|
CXD2880_DVBT2_R3_4 = 0x03,
|
|
CXD2880_DVBT2_R4_5 = 0x04,
|
|
CXD2880_DVBT2_R5_6 = 0x05,
|
|
CXD2880_DVBT2_R1_3 = 0x06,
|
|
CXD2880_DVBT2_R2_5 = 0x07,
|
|
CXD2880_DVBT2_PLP_CR_UNKNOWN = 0xff
|
|
};
|
|
|
|
enum cxd2880_dvbt2_plp_constell {
|
|
CXD2880_DVBT2_QPSK = 0x00,
|
|
CXD2880_DVBT2_QAM16 = 0x01,
|
|
CXD2880_DVBT2_QAM64 = 0x02,
|
|
CXD2880_DVBT2_QAM256 = 0x03,
|
|
CXD2880_DVBT2_CON_RSVD1 = 0x04,
|
|
CXD2880_DVBT2_CON_RSVD2 = 0x05,
|
|
CXD2880_DVBT2_CON_RSVD3 = 0x06,
|
|
CXD2880_DVBT2_CON_RSVD4 = 0x07,
|
|
CXD2880_DVBT2_CONSTELL_UNKNOWN = 0xff
|
|
};
|
|
|
|
enum cxd2880_dvbt2_plp_type {
|
|
CXD2880_DVBT2_PLP_TYPE_COMMON = 0x00,
|
|
CXD2880_DVBT2_PLP_TYPE_DATA1 = 0x01,
|
|
CXD2880_DVBT2_PLP_TYPE_DATA2 = 0x02,
|
|
CXD2880_DVBT2_PLP_TYPE_RSVD1 = 0x03,
|
|
CXD2880_DVBT2_PLP_TYPE_RSVD2 = 0x04,
|
|
CXD2880_DVBT2_PLP_TYPE_RSVD3 = 0x05,
|
|
CXD2880_DVBT2_PLP_TYPE_RSVD4 = 0x06,
|
|
CXD2880_DVBT2_PLP_TYPE_RSVD5 = 0x07,
|
|
CXD2880_DVBT2_PLP_TYPE_UNKNOWN = 0xff
|
|
};
|
|
|
|
enum cxd2880_dvbt2_plp_payload {
|
|
CXD2880_DVBT2_PLP_PAYLOAD_GFPS = 0x00,
|
|
CXD2880_DVBT2_PLP_PAYLOAD_GCS = 0x01,
|
|
CXD2880_DVBT2_PLP_PAYLOAD_GSE = 0x02,
|
|
CXD2880_DVBT2_PLP_PAYLOAD_TS = 0x03,
|
|
CXD2880_DVBT2_PLP_PAYLOAD_RSVD1 = 0x04,
|
|
CXD2880_DVBT2_PLP_PAYLOAD_RSVD2 = 0x05,
|
|
CXD2880_DVBT2_PLP_PAYLOAD_RSVD3 = 0x06,
|
|
CXD2880_DVBT2_PLP_PAYLOAD_RSVD4 = 0x07,
|
|
CXD2880_DVBT2_PLP_PAYLOAD_RSVD5 = 0x08,
|
|
CXD2880_DVBT2_PLP_PAYLOAD_RSVD6 = 0x09,
|
|
CXD2880_DVBT2_PLP_PAYLOAD_RSVD7 = 0x0a,
|
|
CXD2880_DVBT2_PLP_PAYLOAD_RSVD8 = 0x0b,
|
|
CXD2880_DVBT2_PLP_PAYLOAD_RSVD9 = 0x0c,
|
|
CXD2880_DVBT2_PLP_PAYLOAD_RSVD10 = 0x0d,
|
|
CXD2880_DVBT2_PLP_PAYLOAD_RSVD11 = 0x0e,
|
|
CXD2880_DVBT2_PLP_PAYLOAD_RSVD12 = 0x0f,
|
|
CXD2880_DVBT2_PLP_PAYLOAD_RSVD13 = 0x10,
|
|
CXD2880_DVBT2_PLP_PAYLOAD_RSVD14 = 0x11,
|
|
CXD2880_DVBT2_PLP_PAYLOAD_RSVD15 = 0x12,
|
|
CXD2880_DVBT2_PLP_PAYLOAD_RSVD16 = 0x13,
|
|
CXD2880_DVBT2_PLP_PAYLOAD_RSVD17 = 0x14,
|
|
CXD2880_DVBT2_PLP_PAYLOAD_RSVD18 = 0x15,
|
|
CXD2880_DVBT2_PLP_PAYLOAD_RSVD19 = 0x16,
|
|
CXD2880_DVBT2_PLP_PAYLOAD_RSVD20 = 0x17,
|
|
CXD2880_DVBT2_PLP_PAYLOAD_RSVD21 = 0x18,
|
|
CXD2880_DVBT2_PLP_PAYLOAD_RSVD22 = 0x19,
|
|
CXD2880_DVBT2_PLP_PAYLOAD_RSVD23 = 0x1a,
|
|
CXD2880_DVBT2_PLP_PAYLOAD_RSVD24 = 0x1b,
|
|
CXD2880_DVBT2_PLP_PAYLOAD_RSVD25 = 0x1c,
|
|
CXD2880_DVBT2_PLP_PAYLOAD_RSVD26 = 0x1d,
|
|
CXD2880_DVBT2_PLP_PAYLOAD_RSVD27 = 0x1e,
|
|
CXD2880_DVBT2_PLP_PAYLOAD_RSVD28 = 0x1f,
|
|
CXD2880_DVBT2_PLP_PAYLOAD_UNKNOWN = 0xff
|
|
};
|
|
|
|
enum cxd2880_dvbt2_plp_fec {
|
|
CXD2880_DVBT2_FEC_LDPC_16K = 0x00,
|
|
CXD2880_DVBT2_FEC_LDPC_64K = 0x01,
|
|
CXD2880_DVBT2_FEC_RSVD1 = 0x02,
|
|
CXD2880_DVBT2_FEC_RSVD2 = 0x03,
|
|
CXD2880_DVBT2_FEC_UNKNOWN = 0xff
|
|
};
|
|
|
|
enum cxd2880_dvbt2_plp_mode {
|
|
CXD2880_DVBT2_PLP_MODE_NOTSPECIFIED = 0x00,
|
|
CXD2880_DVBT2_PLP_MODE_NM = 0x01,
|
|
CXD2880_DVBT2_PLP_MODE_HEM = 0x02,
|
|
CXD2880_DVBT2_PLP_MODE_RESERVED = 0x03,
|
|
CXD2880_DVBT2_PLP_MODE_UNKNOWN = 0xff
|
|
};
|
|
|
|
enum cxd2880_dvbt2_plp_btype {
|
|
CXD2880_DVBT2_PLP_COMMON,
|
|
CXD2880_DVBT2_PLP_DATA
|
|
};
|
|
|
|
enum cxd2880_dvbt2_stream {
|
|
CXD2880_DVBT2_STREAM_GENERIC_PACKETIZED = 0x00,
|
|
CXD2880_DVBT2_STREAM_GENERIC_CONTINUOUS = 0x01,
|
|
CXD2880_DVBT2_STREAM_GENERIC_ENCAPSULATED = 0x02,
|
|
CXD2880_DVBT2_STREAM_TRANSPORT = 0x03,
|
|
CXD2880_DVBT2_STREAM_UNKNOWN = 0xff
|
|
};
|
|
|
|
struct cxd2880_dvbt2_l1pre {
|
|
enum cxd2880_dvbt2_l1pre_type type;
|
|
u8 bw_ext;
|
|
enum cxd2880_dvbt2_s1 s1;
|
|
u8 s2;
|
|
u8 mixed;
|
|
enum cxd2880_dvbt2_mode fft_mode;
|
|
u8 l1_rep;
|
|
enum cxd2880_dvbt2_guard gi;
|
|
enum cxd2880_dvbt2_papr papr;
|
|
enum cxd2880_dvbt2_l1post_constell mod;
|
|
enum cxd2880_dvbt2_l1post_cr cr;
|
|
enum cxd2880_dvbt2_l1post_fec_type fec;
|
|
u32 l1_post_size;
|
|
u32 l1_post_info_size;
|
|
enum cxd2880_dvbt2_pp pp;
|
|
u8 tx_id_availability;
|
|
u16 cell_id;
|
|
u16 network_id;
|
|
u16 sys_id;
|
|
u8 num_frames;
|
|
u16 num_symbols;
|
|
u8 regen;
|
|
u8 post_ext;
|
|
u8 num_rf_freqs;
|
|
u8 rf_idx;
|
|
enum cxd2880_dvbt2_version t2_version;
|
|
u8 l1_post_scrambled;
|
|
u8 t2_base_lite;
|
|
u32 crc32;
|
|
};
|
|
|
|
struct cxd2880_dvbt2_plp {
|
|
u8 id;
|
|
enum cxd2880_dvbt2_plp_type type;
|
|
enum cxd2880_dvbt2_plp_payload payload;
|
|
u8 ff;
|
|
u8 first_rf_idx;
|
|
u8 first_frm_idx;
|
|
u8 group_id;
|
|
enum cxd2880_dvbt2_plp_constell constell;
|
|
enum cxd2880_dvbt2_plp_code_rate plp_cr;
|
|
u8 rot;
|
|
enum cxd2880_dvbt2_plp_fec fec;
|
|
u16 num_blocks_max;
|
|
u8 frm_int;
|
|
u8 til_len;
|
|
u8 til_type;
|
|
u8 in_band_a_flag;
|
|
u8 in_band_b_flag;
|
|
u16 rsvd;
|
|
enum cxd2880_dvbt2_plp_mode plp_mode;
|
|
u8 static_flag;
|
|
u8 static_padding_flag;
|
|
};
|
|
|
|
struct cxd2880_dvbt2_l1post {
|
|
u16 sub_slices_per_frame;
|
|
u8 num_plps;
|
|
u8 num_aux;
|
|
u8 aux_cfg_rfu;
|
|
u8 rf_idx;
|
|
u32 freq;
|
|
u8 fef_type;
|
|
u32 fef_length;
|
|
u8 fef_intvl;
|
|
};
|
|
|
|
struct cxd2880_dvbt2_ofdm {
|
|
u8 mixed;
|
|
u8 is_miso;
|
|
enum cxd2880_dvbt2_mode mode;
|
|
enum cxd2880_dvbt2_guard gi;
|
|
enum cxd2880_dvbt2_pp pp;
|
|
u8 bw_ext;
|
|
enum cxd2880_dvbt2_papr papr;
|
|
u16 num_symbols;
|
|
};
|
|
|
|
struct cxd2880_dvbt2_bbheader {
|
|
enum cxd2880_dvbt2_stream stream_input;
|
|
u8 is_single_input_stream;
|
|
u8 is_constant_coding_modulation;
|
|
u8 issy_indicator;
|
|
u8 null_packet_deletion;
|
|
u8 ext;
|
|
u8 input_stream_identifier;
|
|
u16 user_packet_length;
|
|
u16 data_field_length;
|
|
u8 sync_byte;
|
|
u32 issy;
|
|
enum cxd2880_dvbt2_plp_mode plp_mode;
|
|
};
|
|
|
|
#endif
|